www.ti.com SBVS138 – DECEMBER 2009 # 150-mA, ULTRA-LOW QUIESCENT CURRENT, 1-μΑ I<sub>Q</sub> LOW-DROPOUT LINEAR REGULATOR Check for Samples: TPS78225-Q1 TPS78227-Q1 TPS78228-Q1 TPS78230-Q1 #### **FEATURES** - Qualified for Automotive Applications - Low I<sub>Ω</sub>: 1 μA - 150-mA Low-Dropout Regulator - Low Dropout at 25°C: 130 mV at 150 mA - Low Dropout at 85°C: 175 mV at 150 mA - 4% Accuracy Over Load/Line/Temperature - Available in Fixed Voltage Options (2.5 V, 2.7 V, 2.8 V, and 3 V) Using Innovative Factory EEPROM Programming - Stable with a 1-µF Ceramic Capacitor - Thermal Shutdown and Overcurrent Protection - CMOS Logic Level Compatible Enable Pin - Available in DDC (TSOT23-5) or DRV (2-mm x 2-mm SON-6) Packages #### **APPLICATIONS** - TI MSP430 Attach Applications - Power Rails with Programming Mode 2mm x 2mm SON-6 (TOP VIEW) OUT 1 | 6 IN NC 2 | Thermal | 5 GND GND 3 | 4 EN **DRV PACKAGE** NC - No connection #### DESCRIPTION The TPS782xx family of low-dropout regulators (LDOs) offers the benefits of ultra-low power ( $I_Q = 1 \mu A$ ), and miniaturized packaging (2-mm×2-mm SON). This LDO is designed specifically for battery-powered applications where ultra-low quiescent current is a critical parameter. The TPS782, with ultra-low $I_Q$ (1 $\mu$ A), is ideal for microprocessors, memory cards, and smoke detectors. The ultra-low power and miniaturized packaging allow designers to customize power consumption for specific applications. Consult with your local factory representative for exact voltage options and ordering information; minimum order quantities may apply. The TPS782xx family is designed to be compatible with the TI MSP430 and other similar products. The enable pin (EN) is compatible with standard CMOS logic. This LDO is stable with any output capacitor greater than 1.0 µF. Therefore, this device requires minimal board space because of miniaturized packaging and a potentially small output capacitor. The TPS782xx series also features thermal shutdown and current limit to protect the device during fault conditions. The devices have an operating temperature range of $T_J = -40^{\circ}\text{C}$ to 125°C. For high-performance applications that require a dual-level voltage option, consider the TPS780 series, with an I<sub>O</sub> of 500 nA and dynamic voltage scaling. #### ORDERING INFORMATION(1) | TJ | PACKAGE <sup>(2)</sup> | | PACKAGE <sup>(2)</sup> ORDERABLE PART NUMBER | | | |----------------|------------------------|--------------|----------------------------------------------|-----|--| | 4000 / 40500 | | | TPS78225QDRVRQ1 | NSY | | | | CON DDV | Reel of 3000 | TPS78227QDRVRQ1 | OFH | | | –40°C to 125°C | SON – DRV | | TPS78228QDRVRQ1 | OFI | | | | | | TPS78230QDRVRQ1 | OFJ | | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com. (2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging. Instruments semiconduc Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # **ABSOLUTE MAXIMUM RATINGS**(1) At T<sub>1</sub> = -40°C to 125°C, unless otherwise noted. All voltages are with respect to GND. | | | TPS782xx | UNIT | | | |---------------------------------------------|--------------------------------------|-----------------------------------------|------|--|--| | Input voltage ran | ge, V <sub>IN</sub> | -0.3 to +6.0 | V | | | | Enable | | -0.3 to V <sub>IN</sub> + 0.3V | | | | | Output voltage ra | ange, V <sub>OUT</sub> | -0.3 to V <sub>IN</sub> + 0.3V V | | | | | Maximum output | current, I <sub>OUT</sub> | nt, I <sub>OUT</sub> Internally limited | | | | | Output short-circ | uit duration | Indefinite | | | | | Total continuous | power dissipation, P <sub>DISS</sub> | See the Dissipation Ratin | | | | | CCD ratios | Human body model (HBM) | 2 | kV | | | | ESD rating | Charged device model (CDM) | 500 | V | | | | Operating junction | on temperature range, T <sub>J</sub> | -40 to 125 °C | | | | | Storage temperature range, T <sub>STG</sub> | | -55 to +150 | °C | | | <sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied. ## **DISSIPATION RATINGS** | BOARD | PACKAGE | R <sub>eJC</sub> | $R_{\theta JA}$ | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> < 25°C | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C | |-----------------------|---------|------------------|-----------------|------------------------------------------------|-----------------------|-----------------------|-----------------------| | High-K <sup>(1)</sup> | DRV | 20°C/W | 65°C/W | 15.4 mW/°C | 1540 mW | 84 5mW | 615 mW | (1) The JEDEC high-K (2s2p) board used to derive this data was a 3-inch x 3-inch, multilayer board with 1-ounce internal power and ground planes and 2-ounce copper traces on top and bottom of the board. #### **ELECTRICAL CHARACTERISTICS** **INSTRUMENTS** $T_{J} = -40^{\circ}C \text{ to } 125^{\circ}C, \ V_{IN} = V_{OUT(NOM)} + 0.5 \ V \text{ or } 2.2 \ V, \text{ whichever is greater; } I_{OUT} = 100 \ \mu\text{A}, \ V_{EN} = V_{IN}, \ C_{OUT} = 1.0 \ \mu\text{F}, \text{ fixed } 1.0 \ \mu\text{F}, \ V_{EN} = V_{IN}, V_{IN$ $V_{OUT}$ test conditions (unless otherwise noted). Typical values at $T_J = 25$ °C. | | | | TF | | | | | | |---------------------------------|--------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----|--------------------|---------------|----| | | PARAMETER | | TEST CO | MIN TYP | | MAX | UNIT | | | V <sub>IN</sub> | Input voltage range | е | | 2.2 | | 5.5 | V | | | | DC autaut | Nominal | $T_J = 25^{\circ}C$ | | -2 | ±1 | +2 | % | | $V_{OUT}$ | DC output accuracy | Over V <sub>IN</sub> , I <sub>OUT</sub> , temperature | $V_{OUT} + 0.5 \text{ V} \le V_{IN} \le 5.$<br>5 mA $\le I_{OUT} \le 150 \text{ mA}$ | 5 V, | -4 | ±2 | +4 | % | | $\Delta V_{OUT}/\Delta V_{IN}$ | Line regulation | | $V_{OUT(NOM)} + 0.5 V \le V_{IN}$ | <sub>I</sub> ≤ 5.5 V, I <sub>OUT</sub> = 5 mA | | ±1 | | % | | $\Delta V_{OUT}/\Delta I_{OUT}$ | Load regulation | | 0 mA ≤ I <sub>OUT</sub> ≤ 150 mA | | | ±2 | | % | | $V_{DO}$ | Dropout voltage <sup>(1)</sup> | | V <sub>IN</sub> = 95% V <sub>OUT(NOM)</sub> , I | <sub>OUT</sub> = 150 mA | | 130 | 250 | mV | | V <sub>N</sub> | Output noise volta | ge | BW = 100 Hz to 100 kF<br>V <sub>OUT</sub> = 1.2 V, I <sub>OUT</sub> = 1 | | 86 | | $\mu V_{RMS}$ | | | I <sub>CL</sub> | Output current limi | t | $V_{OUT} = 0.90 \times V_{OUT(NO)}$ | 150 | 230 | 400 | mA | | | | Cround him autrent | | I <sub>OUT</sub> = 0 mA | | 1 | 1.4 | μΑ | | | $I_{GND}$ | Ground pin curren | l | I <sub>OUT</sub> = 150 mA | | 8 | | μA | | | I <sub>SHDN</sub> | Shutdown current (I <sub>GND</sub> ) | | $V_{EN} \le 0.4 \text{ V}, 2.2 \text{ V} \le V_{II}$ | | 18 | 130 | nA | | | I <sub>EN</sub> | EN pin current | | V <sub>EN</sub> = 5.5 V, T <sub>J</sub> = 25°C | | | 40 | nA | | | | Power-supply rejection ratio | | V <sub>IN</sub> = 4.3 V, | f = 10 Hz | | 40 | | dB | | PSRR | | | $V_{OUT} = 3.3 \text{ V},$ | f = 100 Hz | | 20 | | dB | | | | | I <sub>OUT</sub> = 150 mA | f = 1 kHz | | 15 | | dB | | t <sub>STR</sub> | Startup time <sup>(2)</sup> | | $C_{OUT} = 1.0 \mu F, V_{OUT} = V_{OUT} = 90\% V_{OUT(NOM)}$ | 10% V <sub>OUT(NOM)</sub> to | 500 | | | μs | | t <sub>SHDN</sub> | Shutdown time <sup>(3)</sup> | | $I_{OUT}$ = 150 mA, $C_{OUT}$ = 1.0 $\mu$ F, $V_{OUT}$ = 2.8 V, $V_{OUT}$ = 90% $V_{OUT(NOM)}$ to $V_{OUT}$ = 10% $V_{OUT(NOM)}$ | | | 500 <sup>(4)</sup> | | μs | | т | Thormal abutalance | tomporatura | Shutdown, temperature | | 160 | | °C | | | $T_{SD}$ | Thermal shutdown temperature | | Reset, temperature dec | | 140 | | °C | | | TJ | Operating junction | temperature | | | -40 | | 125 | °C | $V_{DO}$ is not measured for devices with $V_{OUT(NOM)} \le 2.3 \text{ V}$ , because minimum $V_{IN} = 2.2 \text{ V}$ . Time from $V_{EN} = 1.2 \text{ V}$ to $V_{OUT} = 90\%$ ( $V_{OUT(NOM)}$ ). Time from $V_{EN} = 0.4 \text{ V}$ to $V_{OUT} = 10\%$ ( $V_{OUT(NOM)}$ ). See *Shutdown* in the *Application Information* section for more details. # TEXAS INSTRUMENTS ## **FUNCTIONAL BLOCK DIAGRAM** ## **PIN CONFIGURATIONS** DRV PACKAGE 2mm x 2mm SON-6 (TOP VIEW) - (1) All ground pins must be connected to ground for proper operation. - (2) It is recommended that the thermal pad be grounded. ## **Table 1. PIN DESCRIPTIONS** | NAME | NO. | DESCRIPTION | |-------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OUT | 1 | Regulated output voltage pin. A small (1 µF) ceramic capacitor is needed from this pin to ground to assure stability. See the <i>Input and Output Capacitor Requirements</i> in the Application Information section for more details. | | NC | 2 | Not connected | | EN | 4 | Driving the enable pin (EN) over 1.2 V turns ON the regulator. Driving this pin below 0.4 V puts the regulator into shutdown mode, reducing operating current to 18 nA typical. | | GND | 3, 5 | ALL ground pins must be tied to ground for proper operation. | | IN | 6 | Input pin. A small capacitor is needed from this pin to ground to assure stability. Typical input capacitor = $1.0 \mu F$ . Both input and output capacitor grounds should be tied back to the IC ground with no significant impedance between them. | | Thermal pad | Thermal pad | It is recommended that the thermal pad on the SON-6 package be connected to ground. | #### TYPICAL CHARACTERISTICS $T_J = -40$ °C to 125 °C, $V_{IN} = V_{OUT(TYP)} + 0.5$ V or 2.2 V, whichever is greater; $I_{OUT} = 100$ $\mu$ A, $V_{EN} = V_{IN}$ , $C_{OUT} = 1$ $\mu$ F, $C_{IN} = 1$ $\mu$ F (unless otherwise noted) Figure 1. Figure 2. Figure 3. Figure 4. # **TYPICAL CHARACTERISTICS (continued)** $T_J = -40^{\circ}\text{C}$ to 125°C, $V_{IN} = V_{OUT(TYP)} + 0.5 \text{ V}$ or 2.2 V, whichever is greater; $I_{OUT} = 100 \,\mu\text{A}$ , $V_{EN} = V_{IN}$ , $C_{OUT} = 1 \,\mu\text{F}$ , $C_{IN} = 1 \,\mu\text{F}$ (unless otherwise noted) #### DROPOUT VOLTAGE #### VS JUNCTION TEMPERATURE $V_{OUT} = 2.7 \text{ V (typ)}, V_{IN} = 0.95 \times V_{OUT} \text{ (typ)}$ TPS78227 Figure 5. ## GROUND PIN CURRENT # INPUT VOLTAGE $I_{OUT} = 150 \text{ mA}, V_{OUT} = 2.7 \text{ V}$ TPS78227 Figure 7. # GROUND PIN CURRENT vs INPUT VOLTAGE $I_{OUT} = 50 \text{ mA}, V_{OUT} = 2.7 \text{ V}$ TPS78227 Texas **INSTRUMENTS** Figure 6. # CURRENT LIMIT vs INPUT VOLTAGE V<sub>OUT</sub> = 95% V<sub>OUT</sub> (typ), V<sub>OUT</sub> = 2.7 V (typ) TPS78227 Figure 8. #### **TYPICAL CHARACTERISTICS (continued)** $T_J = -40^{\circ}\text{C}$ to 125°C, $V_{IN} = V_{OUT(TYP)} + 0.5 \text{ V}$ or 2.2 V, whichever is greater; $I_{OUT} = 100 \,\mu\text{A}$ , $V_{EN} = V_{IN}$ , $C_{OUT} = 1 \,\mu\text{F}$ , $C_{IN} = 1 \,\mu\text{F}$ (unless otherwise noted) # ENABLE PIN CURRENT INPUT VOLTAGE $I_{OUT} = 100 \mu A, V_{OUT} = 2.7 V$ TPS78227 Figure 9. # %ΔV<sub>OUT</sub> JUNCTION TEMPERATURE V<sub>IN</sub> = 3.3 V, V<sub>OUT</sub> = 2.7 V (typ) Figure 11. # ENABLE PIN HYSTERESIS vs JUNCTION TEMPERATURE I<sub>OUT</sub> = 1 mA, TPS78227 Figure 10. # %ΔV<sub>OUT</sub> vs JUNCTION TEMPERATURE V<sub>IN</sub> = 3.7 V, V<sub>OUT</sub> = 2.7 V (typ) Figure 12. 0.1 0.01 0.001 10 SBVS138-DECEMBER 2009 www.ti.com **INSTRUMENTS** ## TYPICAL CHARACTERISTICS (continued) $T_{J} = -40^{\circ}C \text{ to } 125^{\circ}C, \ V_{IN} = V_{OUT(TYP)} + 0.5 \text{ V or } 2.2 \text{ V, whichever is greater; } I_{OUT} = 100 \text{ } \mu\text{A}, \ V_{EN} = V_{IN}, \ C_{OUT} = 1 \text{ } \mu\text{F, } C_{IN} }$ (unless otherwise noted) 100k # **OUTPUT SPECTRAL NOISE DENSITY** vs FREQUENCY Figure 13. 1k Frequency (Hz) 100 50mA $09\mu V_{RMS}$ 108μV<sub>RMS</sub> Figure 14. #### APPLICATION INFORMATION #### APPLICATION EXAMPLES **INSTRUMENTS** The TPS782xx family of LDOs is factory-programmable to have a fixed output. Note that during startup or steady-state conditions, it is important that the EN pin voltage never exceed $V_{IN}$ + 0.3 V. Figure 15. Typical Application Circuit #### INPUT AND OUTPUT CAPACITOR REQUIREMENTS Although an input capacitor is not required for stability, it is good analog design practice to connect a 0.1-µF to 1.0-µF low equivalent series resistance (ESR) capacitor across the input supply near the regulator. This capacitor counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated, or if the device is not located near the power source. If source impedance is not sufficiently low, a 0.1-µF input capacitor may be necessary to ensure stability. The TPS782xx series are designed to be stable with standard ceramic capacitors with values of 1.0 $\mu$ F or larger at the output. X5R- and X7R-type capacitors are best because they have minimal variation in value and ESR over temperature. Maximum ESR should be less than 1.0 $\Omega$ . With tolerance and dc bias effects, the minimum capacitance to ensure stability is 1 $\mu$ F. #### BOARD LAYOUT RECOMMENDATIONS TO IMPROVE PSRR AND NOISE PERFORMANCE To improve ac performance (such as PSRR, output noise, and transient response), it is recommended that the printed circuit board (PCB) be designed with separate ground planes for $V_{IN}$ and $V_{OUT}$ , with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the output capacitor should connect directly to the GND pin of the device. High ESR capacitors may degrade PSRR. #### INTERNAL CURRENT LIMIT The TPS782xx is internally current-limited to protect the regulator during fault conditions. During current limit, the output sources a fixed amount of current that is largely independent of output voltage. For reliable operation, the device should not be operated in a current limit state for extended periods of time. The PMOS pass element in the TPS782xx series has a built-in body diode that conducts current when the voltage at OUT exceeds the voltage at IN. This current is not limited, so if extended reverse voltage operation is anticipated, external limiting to 5% of rated output current may be appropriate. #### **SHUTDOWN** The enable pin (EN) is active high and is compatible with standard and low-voltage CMOS levels. When shutdown capability is not required, EN should be connected to the IN pin, as shown in Figure 16. The TPS782xx series, with internal active output pulldown circuitry, discharges the output to within 5% V<sub>OUT</sub> with a time (*t*) shown in Equation 1: $$t = 3 \left[ \frac{10k\Omega \times R_L}{10k\Omega + R_L} \right] \times C_{OUT}$$ (1) Where: $R_L$ = output load resistance $C_{OUT}$ = output capacitance Figure 16. Circuit Showing EN Tied High when Shutdown Capability is Not Required #### **DROPOUT VOLTAGE** The TPS782xx series use a PMOS pass transistor to achieve low dropout. When $(V_{IN} - V_{OUT})$ is less than the dropout voltage $(V_{DO})$ , the PMOS pass device is the linear region of operation and the input-to-output resistance is the $R_{DS(ON)}$ of the PMOS pass element. $V_{DO}$ approximately scales with output current because the PMOS device behaves like a resistor in dropout. As with any linear regulator, PSRR and transient response are degraded as $(V_{IN} - V_{OUT})$ approaches dropout. This effect is shown in the Typical Characteristics section. See the application report *Understanding LDO Dropout* (SLVA207) available for download from www.ti.com. #### TRANSIENT RESPONSE As with any regulator, increasing the size of the output capacitor reduces over/undershoot magnitude but increases duration of the transient response. ### **ACTIVE VOUT PULL-DOWN** In the TPS782xx series, the active pulldown discharges $V_{OUT}$ when the device is off. However, the input voltage must be greater than 2.2 V for the active pulldown to work. #### MINIMUM LOAD The TPS782xx series are stable with no output load. Traditional PMOS LDO regulators suffer from lower loop gain at very light output loads. The TPS782xx employs an innovative, low-current circuit under very light or no-load conditions, resulting in improved output voltage regulation performance down to zero output current. #### THERMAL INFORMATION #### THERMAL PROTECTION **INSTRUMENTS** Thermal protection disables the device output when the junction temperature rises to approximately 160°C, allowing the device to cool. Once the junction temperature cools to approximately 140°C, the output circuitry is enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off again. This cycling limits the dissipation of the regulator, protecting it from damage as a result of overheating. Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to 125°C maximum. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least 35°C above the maximum expected ambient condition of your particular application. This configuration produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load. The internal protection circuitry of the TPS782xx series has been designed to protect against overload conditions. However, it is not intended to replace proper heatsinking. Continuously running the TPS782xx series into thermal shutdown degrades device reliability. #### **POWER DISSIPATION** The ability to remove heat from the die is different for each package type, presenting different considerations in the PCB layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Performance data for JEDEC low- and high-K boards are given in the Dissipation Ratings table. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers also improves the heatsink effectiveness. Power dissipation depends on input voltage and load conditions. Power dissipation ( $P_D$ ) is equal to the product of the output current times the voltage drop across the output pass element ( $V_{IN}$ to $V_{OUT}$ ), as shown in Equation 2: $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$ (2) #### **PACKAGE MOUNTING** Solder pad footprint recommendations for the TPS782xx series are available from the Texas Instruments web site at www.ti.com through the TPS782xx series product folders. ## PACKAGE OPTION ADDENDUM 24-Mar-2016 #### **PACKAGING INFORMATION** www.ti.com | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | TPS78227QDRVRQ1 | ACTIVE | SON | DRV | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | OFH | Samples | | TPS78228QDRVRQ1 | ACTIVE | SON | DRV | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | OFI | Samples | | TPS78230QDRVRQ1 | ACTIVE | SON | DRV | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | OFJ | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, Tl Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and ## **PACKAGE OPTION ADDENDUM** 24-Mar-2016 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Mar-2016 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS78227QDRVRQ1 | SON | DRV | 6 | 3000 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | | TPS78228QDRVRQ1 | SON | DRV | 6 | 3000 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | | TPS78230QDRVRQ1 | SON | DRV | 6 | 3000 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | www.ti.com 24-Mar-2016 \*All dimensions are nominal | Device | Package Type Package Drawii | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|-----------------------------|-----|------|------|-------------|------------|-------------| | TPS78227QDRVRQ1 | SON | DRV | 6 | 3000 | 203.0 | 203.0 | 35.0 | | TPS78228QDRVRQ1 | SON | DRV | 6 | 3000 | 203.0 | 203.0 | 35.0 | | TPS78230QDRVRQ1 | SON | DRV | 6 | 3000 | 203.0 | 203.0 | 35.0 | DRV (S—PWSON—N6) PLASTIC SMALL OUTLINE NO-LEAD NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Small Outline No-Lead (SON) package configuration. The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. # DRV (S-PWSON-N6) # PLASTIC SMALL OUTLINE NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: All linear dimensions are in millimeters # DRV (S-PWSON-N6) # PLASTIC SMALL OUTLINE NO-LEAD NOTES: A. AI - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for solder mask tolerances. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity